#### **SPECIFICATIONS**

# PXIe-5122

PXIe, 100 MHz, 100 MS/s, 14-Bit PXI Oscilloscope

## Contents

| Definitions                                       | 2    |
|---------------------------------------------------|------|
| Conditions.                                       | 2    |
| Vertical                                          | 2    |
| Analog Input                                      |      |
| Impedance and Coupling                            |      |
| Voltage Levels                                    | 3    |
| Accuracy                                          | 3    |
| Bandwidth and Transient Response.                 | 4    |
| Spectral Characteristics                          | 6    |
| Horizontal                                        |      |
| Sample Clock                                      | . 10 |
| Phase-Locked Loop (PLL) Reference Clock           |      |
| CLK IN (Sample Clock and Reference Clock Input)   |      |
| CLK OUT (Sample Clock and Reference Clock Output) |      |
| Trigger                                           |      |
| Reference (Stop) Trigger                          |      |
| External Trigger                                  |      |
| Programmable Function Interface (PFI 0 and PFI 1) |      |
| Waveform                                          |      |
| Calibration                                       | 17   |
| External Calibration                              | . 17 |
| Self-Calibration                                  |      |
| Calibration Specifications                        | . 17 |
| Software                                          |      |
| Driver Software                                   | 17   |
| Application Software                              | . 17 |
| Interactive Soft Front Panel and Configuration    | . 18 |
| TClk Specifications                               |      |
| Power                                             |      |
| Dimensions and Weight.                            |      |
| Environment                                       |      |
| Operating Environment                             | 20   |
| Storage Environment                               |      |



| Shock and Vibration                      | 20 |
|------------------------------------------|----|
| Compliance and Certifications.           | 21 |
| Safety Compliance Standards              | 21 |
| Electromagnetic Compatibility            |    |
| CE Compliance                            |    |
| Product Certifications and Declarations. |    |
| Environmental Management                 | 22 |

### **Definitions**

Warranted specifications describe the performance of a model under stated operating conditions and are covered by the model warranty. Warranted specifications account for measurement uncertainties, temperature drift, and aging. Warranted specifications are ensured by design or verified during production and calibration.

Characteristics describe values that are relevant to the use of the model under stated operating conditions but are not covered by the model warranty.

- *Typical* specifications describe the performance met by a majority of models.
- Nominal specifications describe an attribute that is based on design, conformance testing, or supplemental testing.
- Measured specifications describe the measured performance of a representative model.

Specifications are *Typical* unless otherwise noted.

#### Conditions

Specifications are valid under the following conditions unless otherwise noted.

- All filter settings
- All impedance selections
- Sample clock set to 100 MS/s

#### Vertical

## **Analog Input**

| Number of channels | Two (simultaneously sampled) |
|--------------------|------------------------------|
| Connectors         | BNC                          |

## Impedance and Coupling

| Input impedance (software-selectable) | $50~\Omega \pm 2.0\%$<br>1 M $\Omega \pm 0.75\%$ in parallel with a nominal capacitance of 29 pF |
|---------------------------------------|--------------------------------------------------------------------------------------------------|
| Input coupling (software-selectable)  | AC <sup>1</sup><br>DC<br>GND                                                                     |

## Voltage Levels

Table 1. Full Scale (FS) Input Range and Programmable Vertical Offset

| Denne (V )                  | Vertical O | ffset Range |  |
|-----------------------------|------------|-------------|--|
| Range (V <sub>pk-pk</sub> ) | 50 Ω Input | 1 MΩ Input  |  |
| 0.2 V                       | ±0         | ±0.1 V      |  |
| 0.4 V                       | ±0         | ±0.2 V      |  |
| 1 V                         | ±0         | ±0.5 V      |  |
| 2 V                         | ±1 V       |             |  |
| 4 V                         | ±2         | 2 V         |  |
| 10 V                        | _          | ±5 V        |  |
| 20 V (1 MΩ only)            | _          | _           |  |

#### Maximum input overload

| $50 \Omega$ | 7 $V_{rms}$ with $ Peaks  \le 10 V$ |
|-------------|-------------------------------------|
| 1 ΜΩ        | Peaks  ≤42 V                        |

## Accuracy

| Resolution | 14 bits |
|------------|---------|

<sup>&</sup>lt;sup>1</sup> AC coupling available on 1 M $\Omega$  input only.

Table 2. DC Accuracy<sup>2</sup>, Warranted

| Input Range (V <sub>pk-pk</sub> ) | DC Accuracy                 |
|-----------------------------------|-----------------------------|
| 0.2 V and 0.4 V                   | ±(0.65% of input + 1.0 mV)  |
| 1 V                               | ±(0.65% of input + 1.2 mV)  |
| 2 V                               | ±(0.65% of input + 1.6 mV)  |
| 4 V and 10 V                      | ±(0.65% of input + 8.0 mV)  |
| 20 V (1 MΩ only)                  | ±(0.65% of input + 13.0 mV) |

Programmable vertical offset accuracy<sup>3</sup>  $\pm 0.4\%$  of offset setting, Warranted

Table 3. DC Drift, nominal

| Input Range (V <sub>pk-pk</sub> ) | 50 Ω and 1 MΩ                                     |
|-----------------------------------|---------------------------------------------------|
| 0.2 V, 0.4 V, 1 V, and 2 V        | ±(0.057% of input + 0.006% of FS + 100 μV) per °C |
| 4 V, 10 V                         | ±(0.057% of input + 0.006% of FS + 900 μV) per °C |
| 20 V (1 MΩ only)                  |                                                   |

| AC | amp | litude | accuracy <sup>3</sup> |  |
|----|-----|--------|-----------------------|--|
|    |     |        |                       |  |

| 50 Ω                   | $\pm 0.06$ dB ( $\pm 0.7\%$ ) at 50 kHz |
|------------------------|-----------------------------------------|
| 1 ΜΩ                   | $\pm 0.09$ dB ( $\pm 1.0\%$ ) at 50 kHz |
| Crosstalk <sup>4</sup> | ≤-100 dB at 10 MHz                      |

## Bandwidth and Transient Response

| Bandwidth (±3 dB) <sup>5</sup> |                                |  |
|--------------------------------|--------------------------------|--|
| 0.2 V input range              | 80 MHz up to 40 °C,6 warranted |  |
| All other input ranges         | 100 MHz, warranted             |  |

<sup>&</sup>lt;sup>2</sup> Programmable vertical offset = 0 V. Within  $\pm 5$  °C of self-calibration temperature.

<sup>&</sup>lt;sup>3</sup> Within ±5 °C of self-calibration temperature.

 $<sup>^4\,</sup>$  CH 0 to/from CH 1 and External Trigger to CH 0 or CH 1.

<sup>&</sup>lt;sup>5</sup> Filters off.

<sup>&</sup>lt;sup>6</sup> 78 MHz above 40 °C.

#### Rise/fall time

| 0.2 V input range                       | 4.2 ns                                      |
|-----------------------------------------|---------------------------------------------|
| All other input ranges                  | 3.5 ns                                      |
| Bandwidth limit filters <sup>7</sup>    |                                             |
| Noise filter (2-pole Bessel)            | 20 MHz                                      |
| Anti-alias filter (6-pole Chebyshev)    | 40 MHz (-6 dB)<br>35 MHz (±3 dB), warranted |
| AC coupling cutoff (-3 dB) <sup>8</sup> | 12 Hz                                       |

Table 4. Passband Flatness<sup>9</sup>

| Filter Settings      | Input Range (V <sub>pk-pk</sub> ) | 50 Ω and 1 MΩ              |
|----------------------|-----------------------------------|----------------------------|
|                      | 0.2.17                            | ±0.4 dB (DC to 20 MHz)     |
| Filters off          | 0.2 V                             | ±1 dB (20 MHz to 40 MHz)   |
| Filters off          |                                   | ±0.4 dB (DC to 20 MHz)     |
|                      | All other input ranges            | ±1.0 dB (20 MHz to 50 MHz) |
|                      |                                   | ±1.2 dB (DC to 16 MHz)     |
| Anti-alias filter on | All ranges                        | ±1.6 dB (16 MHz to 32 MHz) |

Figure 1. PXIe-5122 Frequency Response, Measured



<sup>&</sup>lt;sup>7</sup> Only one filter can be enabled at any given time. The anti-alias filter is enabled by default.

<sup>&</sup>lt;sup>8</sup> AC coupling available on 1 M $\Omega$  input only.

<sup>9</sup> Referenced to 50 kHz.

## **Spectral Characteristics**

Table 5. Spurious-Free Dynamic Range with Harmonics (SFDR)<sup>10</sup>

| Range (V <sub>pk-pk</sub> ) | 50 Ω   | 1 ΜΩ   |
|-----------------------------|--------|--------|
| 0.2 V                       | 75 dBc | 70 dBc |
| 0.4 V                       | 75 dBc | 70 dBc |
| 1 V                         | 75 dBc | 70 dBc |
| 2 V                         | 75 dBc | 70 dBc |
| 4 V                         | 65 dBc | 70 dBc |
| 10 V                        | 65 dBc | 60 dBc |
| 20 V                        | _      | 60 dBc |

Table 6. Total Harmonic Distortion (THD)<sup>11</sup>

| Range (V <sub>pk-pk</sub> ) | 50 Ω    | 1 ΜΩ    |
|-----------------------------|---------|---------|
| 0.2 V                       | -75 dBc | -68 dBc |
| 0.4 V                       | -75 dBc | -68 dBc |
| 1 V                         | -75 dBc | -68 dBc |
| 2 V                         | -73 dBc | -68 dBc |
| 4 V                         | -63 dBc | -68 dBc |
| 10 V                        | -63 dBc | -58 dBc |
| 20 V                        | _       | -58 dBc |

Intermodulation distortion<sup>12</sup> -75 dBc

<sup>10</sup> MHz, -1 dBFS input signal. Includes the 2nd through the 5th harmonics. Measured from DC to 50 MHz.

<sup>11 10</sup> MHz, -1 dBFS input signal. Includes the 2nd through the 5th harmonics.

 $<sup>^{12}~</sup>$  0.2 V to 2.0 V input range. 50  $\Omega$  input impedance. Two tones at 10.2 MHz and 11.2 MHz. Each tone is -7 dBFS.

Table 7. Signal-to-Noise Ratio (SNR)<sup>13</sup>

| Dames (V                    | 50 Ω        |                                  | 1 ΜΩ  |                      |
|-----------------------------|-------------|----------------------------------|-------|----------------------|
| Range (V <sub>pk-pk</sub> ) | Filters Off | Filters Off Anti-alias Filter On |       | Anti-alias Filter On |
| 0.2 V                       | 60 dB       | 60 dB                            | 56 dB | 60 dB                |
| 0.4 V                       | 62 dB       | 62 dB                            | 61 dB | 62 dB                |
| 1 V                         | 62 dB       | 62 dB                            | 62 dB | 62 dB                |
| 2 V                         | 62 dB       | 62 dB                            | 62 dB | 62 dB                |
| 4 V                         | _           | _                                | 61 dB | 62 dB                |

Table 8. Signal to Noise and Distortion (SINAD)<sup>14</sup>

| Panga (V                    | 50 Ω        |                                  | 1 ΜΩ  |                      |
|-----------------------------|-------------|----------------------------------|-------|----------------------|
| Range (V <sub>pk-pk</sub> ) | Filters Off | Filters Off Anti-alias Filter On |       | Anti-alias Filter On |
| 0.2 V                       | 60 dB       | 60 dB                            | 56 dB | 59 dB                |
| 0.4 V                       | 62 dB       | 62 dB                            | 60 dB | 61 dB                |
| 1 V                         | 62 dB       | 62 dB                            | 61 dB | 61 dB                |
| 2 V                         | 62 dB       | 62 dB                            | 61 dB | 61 dB                |
| 4 V                         | _           | _                                | 60 dB | 61 dB                |

 <sup>13 10</sup> MHz, -1 dBFS input signal. Excludes harmonics. Measured from DC to 50 MHz.
 14 10 MHz, -1 dBFS input signal. Includes harmonics. Measured from DC to 50 MHz.

Figure 2. PXIe-5122 Dynamic Performance, 50  $\Omega$ , 1 V Range, Measured



Table 9. RMS Noise (Noise Filter On)<sup>15</sup>

| Range (V <sub>pk-pk</sub> ) | 50 Ω                              | 1 ΜΩ                              |
|-----------------------------|-----------------------------------|-----------------------------------|
| 0.2 V                       | 46 μV <sub>rms</sub> (0.023% FS)  | 60 μV <sub>rms</sub> (0.030% FS)  |
| 0.4 V                       | 92 μV <sub>rms</sub> (0.023% FS)  | 92 μV <sub>rms</sub> (0.023% FS)  |
| 1 V                         | 230 μV <sub>rms</sub> (0.023% FS) | 230 μV <sub>rms</sub> (0.023% FS) |
| 2 V                         | 460 μV <sub>rms</sub> (0.023% FS) | 460 μV <sub>rms</sub> (0.023% FS) |
| 4 V                         | 920 μV <sub>rms</sub> (0.023% FS) | 920 μV <sub>rms</sub> (0.023% FS) |
| 10 V                        | 2.3 mV <sub>rms</sub> (0.023% FS) | 2.3 mV <sub>rms</sub> (0.023% FS) |
| 20 V                        | _                                 | 4.6 mV <sub>rms</sub> (0.023% FS) |

Table 10. RMS Noise (Anti-alias Filter On)<sup>15</sup>

| Range (V <sub>pk-pk</sub> ) | 50 Ω                              | 1 ΜΩ                              |
|-----------------------------|-----------------------------------|-----------------------------------|
| 0.2 V                       | 66 μV <sub>rms</sub> (0.033% FS)  | 80 μV <sub>rms</sub> (0.040% FS)  |
| 0.4 V                       | 100 μV <sub>rms</sub> (0.025% FS) | 120 μV <sub>rms</sub> (0.030% FS) |
| 1 V                         | 250 μV <sub>rms</sub> (0.025% FS) | 300 μV <sub>rms</sub> (0.030% FS) |
| 2 V                         | 500 μV <sub>rms</sub> (0.025% FS) | 600 μV <sub>rms</sub> (0.030% FS) |
| 4 V                         | 1 mV <sub>rms</sub> (0.025% FS)   | 1.2 mV <sub>rms</sub> (0.030% FS) |

 $<sup>^{15}</sup>$  50  $\Omega$  terminator connected to input.

**Table 10.** RMS Noise (Anti-alias Filter On)<sup>15</sup> (Continued)

| Range (V <sub>pk-pk</sub> ) | 50 Ω                              | 1 ΜΩ                            |
|-----------------------------|-----------------------------------|---------------------------------|
| 10 V                        | 2.5 mV <sub>rms</sub> (0.025% FS) | 3 mV <sub>rms</sub> (0.030% FS) |
| 20 V                        | _                                 | 6 mV <sub>rms</sub> (0.030% FS) |

Table 11. RMS Noise (Filters Off)<sup>15</sup>

| Range (V <sub>pk-pk</sub> ) | 50 Ω                              | 1 ΜΩ                              |
|-----------------------------|-----------------------------------|-----------------------------------|
| 0.2 V                       | 66 μV <sub>rms</sub> (0.033% FS)  | 110 μV <sub>rms</sub> (0.055% FS) |
| 0.4 V                       | 100 μV <sub>rms</sub> (0.025% FS) | 160 μV <sub>rms</sub> (0.040% FS) |
| 1 V                         | 250 μV <sub>rms</sub> (0.025% FS) | 300 μV <sub>rms</sub> (0.030% FS) |
| 2 V                         | 500 μV <sub>rms</sub> (0.025% FS) | 600 μV <sub>rms</sub> (0.030% FS) |
| 4 V                         | 1 mV <sub>rms</sub> (0.025% FS)   | 1.6 mV <sub>rms</sub> (0.040% FS) |
| 10 V                        | 2.5 mV <sub>rms</sub> (0.025% FS) | 3 mV <sub>rms</sub> (0.030% FS)   |
| 20 V                        | _                                 | 6 mV <sub>rms</sub> (0.030% FS)   |

Figure 3. PXIe-5122 Spectral Noise Density, 0.2 V Input Range, Full Bandwidth, 50  $\Omega$ Input Impedance, Nominal



Figure 4. PXIe-5122 Spectral Noise Density, 0.2 V Input Range, Noise Filter Enabled,  $1~M\Omega$  Input Impedance, Nominal



## Horizontal

## Sample Clock

| Sources  |                                                                           |  |
|----------|---------------------------------------------------------------------------|--|
| Internal | Onboard clock (internal VCXO) <sup>16</sup>                               |  |
| External | CLK IN (front panel SMB connector) PXI Star Trigger (backplane connector) |  |

#### Onboard Clock (Internal VCXO)

| Sample rate range                              |                                                                                                |
|------------------------------------------------|------------------------------------------------------------------------------------------------|
| Real-time sampling (single shot) <sup>17</sup> | 1.526 kS/s to 100 MS/s                                                                         |
| Random interleaved sampling (RIS)              | 200 MS/s to 2 GS/s in multiples of 100 MS/s                                                    |
| Phase noise density <sup>18</sup>              | <-100 dBc/Hz at 100 Hz<br><-120 dBc/Hz at 1 kHz<br><-130 dBc/Hz at 10 kHz                      |
| Sample clock jitter <sup>19</sup>              | $\leq$ 1 ps <sub>rms</sub> (100 Hz to 100 kHz)<br>$\leq$ 2 ps <sub>rms</sub> (100 Hz to 1 MHz) |

<sup>16</sup> Internal Sample clock is locked to the Reference clock or derived from the onboard VCXO.

Divide by n decimation used for all rates less than 100 MS/s.

<sup>&</sup>lt;sup>18</sup> 10 MHz input signal.

<sup>&</sup>lt;sup>19</sup> Includes the effects of the converter aperture uncertainty and the clock circuitry jitter. Excludes trigger jitter.

| Timebase frequency                       | 100 MHz                               |
|------------------------------------------|---------------------------------------|
| Timebase accuracy                        |                                       |
| Not phase-locked to Reference clock      | ±25 ppm, Warranted                    |
| Phase-locked to Reference clock          | Equal to the Reference clock accuracy |
| Sample clock delay range                 | ±1 Sample clock period                |
| Sample clock delay/adjustment resolution | ≤10 ps                                |
|                                          |                                       |

#### **Related Information**

For more information about Sample clock and decimation, refer to the NI High-Speed Digitizers Help.

## External Sample Clock

| Sources                       | CLK IN (front panel SMB connector)     |
|-------------------------------|----------------------------------------|
|                               | PXI Star Trigger (backplane connector) |
| Frequency range <sup>20</sup> | 30 MHz to 105 MHz (CLK IN)             |
|                               | 30 MHz to 80 MHz (PXI Star Trigger)    |
| Duty cycle tolerance          | 45% to 55%                             |

## Sample Clock Exporting

Table 12. Exported Sample Clock Destinations

| Destination                                                            | Maximum Frequency |
|------------------------------------------------------------------------|-------------------|
| CLK OUT (front panel SMB connector)                                    | 105 MHz           |
| PXI_Trig <06> (backplane connector) <sup>21</sup>                      | 20 MHz            |
| PFI <01> (front panel 9-pin mini-circular DIN connector) <sup>21</sup> | 25 MHz            |
| RTSI <06>21                                                            | 20 MHz            |

## Phase-Locked Loop (PLL) Reference Clock

| Sources                       | PXI_CLK10 (backplane connector) CLK IN (front panel SMB connector) |
|-------------------------------|--------------------------------------------------------------------|
| Frequency range <sup>22</sup> | 5 MHz to 20 MHz in 1 MHz increments                                |

Divide by *n* decimation available, where  $1 \le n \le 65,535$ .

<sup>&</sup>lt;sup>21</sup> Decimated Sample clock only.

Default of 10 MHz. The PLL Reference clock frequency must be accurate to  $\pm 50$  ppm.

| Duty cycle tolerance                  | 45% to 55%                                                                                                 |
|---------------------------------------|------------------------------------------------------------------------------------------------------------|
| Exported reference clock destinations | CLK OUT (front panel SMB connector) PFI <01> (front panel 9-pin mini-circular DIN connector) PXI_Trig <07> |

## CLK IN (Sample Clock and Reference Clock Input)

| Connector                         | SMB jack                             |
|-----------------------------------|--------------------------------------|
| Input voltage range               |                                      |
| Sine wave (V <sub>pk-pk</sub> )   | 0.65 V to 2.8 V (0 dBm to 13 dBm)    |
| Square wave (V <sub>pk-pk</sub> ) | 0.2 V to 2.8 V                       |
| Maximum input overload            | 7 $V_{rms}$ with  Peaks  $\leq$ 10 V |
| Impedance                         | 50 Ω                                 |
| Coupling                          | AC                                   |

# CLK OUT (Sample Clock and Reference Clock Output)

| Connector             | SMB jack   |
|-----------------------|------------|
| Output impedance      | 50 Ω       |
| Logic type            | 3.3 V CMOS |
| Maximum drive current | ±48 mA     |

# Trigger

# Reference (Stop) Trigger



**Note** Refer to the following sections and the NI High-Speed Digitizers Help for more information about what sources are available for each trigger type.

| Trigger types                            | Edge<br>Window                                                                                            |
|------------------------------------------|-----------------------------------------------------------------------------------------------------------|
|                                          | Hysteresis                                                                                                |
|                                          | Video                                                                                                     |
|                                          | Digital                                                                                                   |
|                                          | Immediate                                                                                                 |
|                                          | Software                                                                                                  |
| Trigger sources                          | CH 0                                                                                                      |
|                                          | CH 1                                                                                                      |
|                                          | TRIG                                                                                                      |
|                                          | PXI_Trig <06>                                                                                             |
|                                          | PFI <01>                                                                                                  |
|                                          | Software                                                                                                  |
| Time resolution                          |                                                                                                           |
| Time-to-digital conversion circuit (TDC) | on                                                                                                        |
| Onboard clock                            | 100 ps                                                                                                    |
| External clock                           | N/A                                                                                                       |
| TDC off                                  |                                                                                                           |
| Onboard clock                            | 10 ns                                                                                                     |
| External clock                           | External clock period                                                                                     |
| Minimum rearm time <sup>23</sup>         |                                                                                                           |
| TDC on                                   | 12 μs                                                                                                     |
| TDC off                                  | 3 μs                                                                                                      |
| Holdoff <sup>24</sup>                    |                                                                                                           |
| Onboard clock                            | Rearm time to 171.79 s                                                                                    |
| External clock                           | (Rearm time/10 ns) $\times$ External clock period to (2 <sup>34</sup> - 1) $\times$ External clock period |

 $<sup>^{23}</sup>$  Holdoff set to 0. Onboard Sample clock at maximum rate.

<sup>&</sup>lt;sup>24</sup> TDC is off when using external Sample clock.

## Analog Trigger

| Trigger types                         | Edge                                                                     |
|---------------------------------------|--------------------------------------------------------------------------|
| 50 J.F                                | Window                                                                   |
|                                       | Hysteresis                                                               |
| Sources                               | CH 0 (front panel BNC connector)                                         |
|                                       | CH 1 (front panel BNC connector)                                         |
|                                       | TRIG (front panel BNC connector)                                         |
| Trigger level range                   |                                                                          |
| CH 0, CH 1                            | 100% of FS                                                               |
| TRIG (external trigger)               | ±5 V                                                                     |
| Trigger level resolution              | 10 bits (1 in 1,024)                                                     |
| Edge trigger sensitivity              |                                                                          |
| CH 0, CH 1                            | 2.5% FS up to $50$ MHz, increasing to $5%$ FS at $100$ MHz, Warranted    |
| TRIG (external trigger, $V_{pk-pk}$ ) | 0.25 V up to 100 MHz, increasing to 1 V at 200 MHz, Warranted            |
| Level accuracy                        |                                                                          |
| CH 0, CH 1                            | ±3.5% FS up to 10 MHz                                                    |
| TRIG (external trigger)               | ±0.35 V (±3.5% of FS) up to 10 MHz                                       |
| Trigger jitter                        | $\leq 80 \text{ ps}_{\text{rms}}^{25}$                                   |
| Trigger filters                       |                                                                          |
| Low-frequency (LF) reject             | 50 kHz                                                                   |
| High-frequency (HF) reject            | 50 kHz                                                                   |
| Digital Trigger                       |                                                                          |
| Trigger type                          | Digital                                                                  |
| Sources                               | PXI_Trig <06> (backplane connector) PFI <01> (front panel SMB connector) |
| Video Trigger                         |                                                                          |
| Trigger type                          | Video                                                                    |
| Sources                               | CH 0 (front panel BNC connector)                                         |
|                                       | CH 1 (front panel BNC connector)                                         |
|                                       | TRIG (front panel BNC connector)                                         |

 $<sup>^{25}</sup>$  Within  $\pm 5$  °C of self-calibration temperature.

| Video trigger types        | Specific line Any line Specific field       |
|----------------------------|---------------------------------------------|
| Standards                  | Negative sync of NTSC, PAL, or SECAM signal |
| External Trigger           |                                             |
| Connector                  | TRIG (front panel BNC connector)            |
| Impedance                  | 1 M $\Omega$ in parallel with 22 pF         |
| Coupling                   | AC<br>DC                                    |
| AC-coupling cutoff (-3 dB) | 12 Hz                                       |
| Input voltage range        | ±5 V                                        |
| Maximum input overload     | Peaks  ≤42 V                                |

# Programmable Function Interface (PFI 0 and **PFI 1)**

| Connector              | AUX I/O (9-pin mini-circular DIN)                                                              |
|------------------------|------------------------------------------------------------------------------------------------|
| Direction              | Bi-directional                                                                                 |
| As an input (trigger)  |                                                                                                |
| Destinations           | Start trigger (acquisition arm) Reference (stop) trigger Arm reference trigger Advance trigger |
| Input impedance        | 150 kΩ, nominal                                                                                |
| $V_{\mathrm{IH}}$      | 2.0 V                                                                                          |
| $V_{ m IL}$            | 0.8 V                                                                                          |
| Maximum input overload | -0.5 V to 5.5 V                                                                                |
| Maximum frequency      | 25 MHz                                                                                         |
|                        |                                                                                                |

#### As an output (event)

| Sources               | Ready for Start                  |
|-----------------------|----------------------------------|
|                       | Start trigger (acquisition arm)  |
|                       | Ready for Reference              |
|                       | Reference (stop) trigger         |
|                       | End of Record                    |
|                       | Ready for Advance                |
|                       | Advance trigger                  |
|                       | Done (end of acquisition)        |
|                       | Probe Compensation <sup>26</sup> |
| Output impedance      | 50 Ω                             |
| Logic type            | 3.3 V CMOS                       |
| Maximum drive current | ±12 mA                           |
| Maximum frequency     | 25 MHz                           |
|                       |                                  |

## Waveform

Table 13. Onboard Memory Size

| Memory per Channel     | Samples per Channel | Maximum Number of Records in<br>Onboard Memory |
|------------------------|---------------------|------------------------------------------------|
| 8 MB (standard option) | 4 MS                | 16,384                                         |
| 64 MB                  | 32 MS               | 100,000                                        |
| 256 MB                 | 128 MS              | 100,000                                        |

| Minimum record length        | 1 sample                                    |
|------------------------------|---------------------------------------------|
| Number of pretrigger samples | Zero up to full record length <sup>28</sup> |

<sup>&</sup>lt;sup>26</sup> 1 kHz, 50% duty cycle square wave, PFI 1 only.

<sup>&</sup>lt;sup>27</sup> It is possible to exceed this number if you fetch records while acquiring data.

<sup>&</sup>lt;sup>28</sup> Single-record mode and multiple-record mode.

| Number of posttrigger samples       | Zero up to full record length <sup>28</sup>                                                                                       |
|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| Allocated onboard memory per record | (Record Length $\times$ 2 bytes/S) + 480 bytes,<br>rounded up to next multiple of 128 bytes or<br>512 bytes, whichever is greater |

#### **Related Information**

For more information about fetching records while acquiring data, refer to the NI High-Speed Digitizers Help, available at ni.com/manuals.

#### Calibration

#### **External Calibration**

External calibration calibrates the VCXO and the voltage reference. All calibration constants are stored in nonvolatile memory.

#### Self-Calibration

Self-calibration is done on software command. The calibration corrects for gain, offset, frequency response, triggering, and timing adjustment errors for all input ranges.

## Calibration Specifications

| Interval for external calibration | 2 years    |
|-----------------------------------|------------|
| Warm-up time <sup>29</sup>        | 15 minutes |

#### Software

#### **Driver Software**

Driver support for this device was first available in NI-SCOPE 3.3.1.

NI-SCOPE is an IVI-compliant driver that allows you to configure, control, and calibrate the PXIe-5122. NI-SCOPE provides application programming interfaces for many development environments.

## Application Software

NI-SCOPE provides programming interfaces, documentation, and examples for the following application development environments:

- LabVIEW
- LabWindows<sup>TM</sup>/CVI<sup>TM</sup>

<sup>&</sup>lt;sup>29</sup> Warm-up time begins after the NI-SCOPE driver is loaded. Unless manually disabled, the NI-SCOPE driver automatically loads with the operating system and enables the module.

- Measurement Studio
- Microsoft Visual C/C++
- .NET (C# and VB.NET)

### Interactive Soft Front Panel and Configuration

When you install NI-SCOPE on a 64-bit system, you can monitor, control, and record measurements from the PXIe-5122 using InstrumentStudio.

InstrumentStudio is a software-based front panel application that allows you to perform interactive measurements on several different device types in a single program.



**Note** InstrumentStudio is supported only on 64-bit systems. If you are using a 32bit system, use the NI-SCOPE-specific soft front panel instead of InstrumentStudio.

Interactive control of the PXIe-5122 was first available via InstrumentStudio in NI-SCOPE 2018 and via the NI-SCOPE SFP in NI-SCOPE 2.7. InstrumentStudio and the NI-SCOPE SFP are included on the NI-SCOPE media.

NI Measurement & Automation Explorer (MAX) also provides interactive configuration and test tools for the PXIe-5122. MAX is included on the driver media.

## TClk Specifications

You can use the NI TClk synchronization method and the NI-TClk driver to align the Sample clocks on any number of supported devices, in one or more chassis. For more information about TClk synchronization, refer to the NI-TClk Synchronization Help, which is located within the NI High-Speed Digitizers Help. For other configurations, including multichassis systems, contact NI Technical Support at ni.com/support.

#### Intermodule SMC Synchronization Using NI-TClk for Identical Modules

Specifications are valid under the following conditions:

- PXI-5122 modules installed in one NI PXI-1042 chassis, or PXIe-5122 modules installed in one PXI Express chassis.
- All parameters set to identical values for each SMC-based module.
- Sample clock set to 100 MS/s and all filters disabled.



**Note** Although you can use NI-TClk to synchronize non-identical modules, these specifications apply only to synchronizing identical modules.

| Skew <sup>30</sup>                                 | 500 ps |
|----------------------------------------------------|--------|
| Average skew after manual adjustment <sup>31</sup> | <10 ps |
| Sample clock delay/adjustment resolution           | ≤10 ps |

#### Power

| Current draw |                                      |
|--------------|--------------------------------------|
| +3.3 V DC    | 1.6 A, maximum                       |
| +12 V DC     | 2.0 A, typical<br>2.32 A, maximum    |
| Total power  | 29.28 W, typical<br>33.12 W, maximum |

## **Dimensions and Weight**

| Dimensions | 3U, one-slot, PXI Express module                                  |
|------------|-------------------------------------------------------------------|
|            | $21.3 \text{ cm} \times 2.0 \text{ cm} \times 13.0 \text{ cm}$    |
|            | $(8.4 \text{ in.} \times 0.8 \text{ in.} \times 5.1 \text{ in.})$ |
| Weight     | 453 g (16.0 oz)                                                   |

<sup>30</sup> Caused by clock and analog path delay differences. No manual adjustment performed.

<sup>&</sup>lt;sup>31</sup> For information about manual adjustment, refer to the Synchronization Repeatability Optimization topic in the NI-TClk Synchronization Help available at ni.com/manuals. For additional help with the adjustment process, contact NI Technical Support at *ni.com/support*.

### **Environment**

| Maximum altitude | 2,000 m (800 mbar) (at 25 °C ambient temperature) |
|------------------|---------------------------------------------------|
| Pollution Degree | 2                                                 |

Indoor use only.

## **Operating Environment**



**Note** Refer to KnowledgeBase 4AEB2ML1 at *ni.com* for information about maximizing PXI Express data transfer rates when operating at ambient temperatures below 10 °C.

| Ambient temperature range | 0 °C to 55 °C (Tested in accordance with IEC 60068-2-1 and IEC 60068-2-2. Meets MIL-PRF-28800F Class 3 low temperature limit and MIL-PRF-28800F Class 2 high temperature limit.) |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Relative humidity range   | 10% to 90%, noncondensing (Tested in accordance with IEC 60068-2-56.)                                                                                                            |

## Storage Environment

| Ambient temperature range | -40 °C to 71 °C (Tested in accordance with IEC 60068-2-1 and IEC 60068-2-2. Meets MIL-PRF-28800F Class 3 limits.) |
|---------------------------|-------------------------------------------------------------------------------------------------------------------|
| Relative humidity range   | 5% to 95%, noncondensing (Tested in accordance with IEC 60068-2-56.)                                              |

## Shock and Vibration

| Operating shock | 30 g peak, half-sine, 11 ms pulse (Tested in accordance with IEC 60068-2-27. Meets MIL-PRF-28800F Class 2 limits.)  |
|-----------------|---------------------------------------------------------------------------------------------------------------------|
| Storage shock   | 50 g peak, half-sine, 11 ms pulse (Meets IEC 60068-2-27. Test profile developed in accordance with MIL-PRF-28800F.) |

#### Random vibration

| Operating    | 5 Hz to 500 Hz, 0.3 $g_{rms}$ (Tested in accordance with IEC 60068-2-64.)                                                                          |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Nonoperating | 5 Hz to 500 Hz, 2.4 g <sub>rms</sub> (Tested in accordance with IEC 60068-2-64. Test profile exceeds the requirements of MIL-PRF-28800F, Class 3.) |

## Compliance and Certifications

### Safety Compliance Standards

This product is designed to meet the requirements of the following electrical equipment safety standards for measurement, control, and laboratory use:

- IEC 61010-1, EN 61010-1
- UL 61010-1, CSA C22.2 No. 61010-1



**Note** For UL and other safety certifications, refer to the product label or the Product Certifications and Declarations section.

## Electromagnetic Compatibility

This product meets the requirements of the following EMC standards for electrical equipment for measurement, control, and laboratory use:

- EN 61326-1 (IEC 61326-1): Class A emissions; Basic immunity
- EN 55011 (CISPR 11): Group 1, Class A emissions
- EN 55022 (CISPR 22): Class A emissions
- EN 55024 (CISPR 24): Immunity
- AS/NZS CISPR 11: Group 1, Class A emissions
- AS/NZS CISPR 22: Class A emissions
- FCC 47 CFR Part 15B: Class A emissions
- ICES-001: Class A emissions



**Note** In the United States (per FCC 47 CFR), Class A equipment is intended for use in commercial, light-industrial, and heavy-industrial locations. In Europe, Canada, Australia, and New Zealand (per CISPR 11), Class A equipment is intended for use only in heavy-industrial locations.



**Note** Group 1 equipment (per CISPR 11) is any industrial, scientific, or medical equipment that does not intentionally generate radio frequency energy for the treatment of material or inspection/analysis purposes.



**Note** For EMC declarations, certifications, and additional information, refer to the Product Certifications and Declarations section.

# CE Compliance ( E

This product meets the essential requirements of applicable European Directives, as follows:

- 2014/35/EU; Low-Voltage Directive (safety)
- 2014/30/EU; Electromagnetic Compatibility Directive (EMC)

#### **Product Certifications and Declarations**

Refer to the product Declaration of Conformity (DoC) for additional regulatory compliance information. To obtain product certifications and the DoC for NI products, visit *ni.com/product-certifications*, search by model number, and click the appropriate link.

### **Environmental Management**

NI is committed to designing and manufacturing products in an environmentally responsible manner. NI recognizes that eliminating certain hazardous substances from our products is beneficial to the environment and to NI customers.

For additional environmental information, refer to the *Minimize Our Environmental Impact* web page at *ni.com/environment*. This page contains the environmental regulations and directives with which NI complies, as well as other environmental information not included in this document

#### Waste Electrical and Electronic Equipment (WEEE)

X

**EU Customers** At the end of the product life cycle, all NI products must be disposed of according to local laws and regulations. For more information about how to recycle NI products in your region, visit *ni.com/environment/weee*.

#### 电子信息产品污染控制管理办法(中国 RoHS)



Information is subject to change without notice. Refer to the NI Trademarks and Logo Guidelines at ni.com/trademarks for information on NI trademarks. Other product and company names mentioned herein are trademarks or trade names of their respective companies. For patents covering NI products/technology, refer to the appropriate location: Help»Patents in your software, the patents.txt file on your media, or the National Instruments Patent Notice at ni.com/patents. You can find information about end-user license agreements (EULAs) and third-party legal notices in the readme file for your NI product. Refer to the Export Compliance Information at ni.com/legal/export-compliance for the NI global trade compliance policy and how to obtain relevant HTS codes, ECCNs, and other import/export data. NI MAKES NO EXPRESS OR IMPLIED WARRANTIES AS TO THE ACCURACY OF THE INFORMATION CONTAINED HEREIN AND SHALL NOT BE LIABLE FOR ANY ERRORS. U.S. Government Customers: The data contained in this manual was developed at private expense and is subject to the applicable limited rights and restricted data rights as set forth in FAR 52.227-14, DFAR 252.227-7014, and DFAR 252.227-7015.